Flash Registers
557
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
7.3.5 FCIM Register (Offset = 0x10) [reset = 0x0]
Flash Controller Interrupt Mask (FCIM)
This register controls whether the Flash memory controller generates interrupts to the controller.
FCIM is shown in
and described in
.
Return to
Figure 7-13. FCIM Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
PROGMASK
RESERVED
ERMASK
INVDMASK
VOLTMASK
RESERVED
R-0x0
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R-0x0
7
6
5
4
3
2
1
0
RESERVED
EMASK
PMASK
AMASK
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 7-12. FCIM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-14
RESERVED
R
0x0
13
PROGMASK
R/W
0x0
Program Verify Error Interrupt Mask
0x0 = The PROGRIS interrupt is suppressed and not sent to the
interrupt controller.
0x1 = An interrupt is sent to the interrupt controller when the
PROGRIS bit is set.
12
RESERVED
R
0x0
11
ERMASK
R/W
0x0
Erase Verify Error Interrupt Mask
0x0 = The ERRIS interrupt is suppressed and not sent to the
interrupt controller.
0x1 = An interrupt is sent to the interrupt controller when the ERRIS
bit is set.
10
INVDMASK
R/W
0x0
Invalid Data Interrupt Mask
0x0 = The INVDRIS interrupt is suppressed and not sent to the
interrupt controller.
0x1 = An interrupt is sent to the interrupt controller when the
INVDRIS bit is set.
9
VOLTMASK
R/W
0x0
Pump Voltage Interrupt Mask
0x0 = The VOLTRIS interrupt is suppressed and not sent to the
interrupt controller.
0x1 = An interrupt is sent to the interrupt controller when the
VOLTRIS bit is set.
8-3
RESERVED
R
0x0
2
EMASK
R/W
0x0
EEPROM Interrupt Mask
0x0 = The ERIS interrupt is suppressed and not sent to the interrupt
controller.
0x1 = An interrupt is sent to the interrupt controller when the ERIS
bit is set.