DES µDMA Registers
877
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Data Encryption Standard Accelerator (DES)
14.8 DES µDMA Registers
This section lists and describes the DES µDMA registers, in numerical order by address offset. Registers
in this section are relative to the base address of 0x44030000.
lists the memory-mapped registers for the DES_UDMA. All register offset addresses not listed
in
should be considered as reserved locations and the register contents should not be
modified.
Table 14-23. DES µDMA Registers
Offset
Acronym
Register Name
Section
0x30
DES_DMAIM
DES DMA Interrupt Mask
0x34
DES_DMARIS
DES DMA Raw Interrupt Status
0x38
DES_DMAMIS
DES DMA Masked Interrupt Status
0x3C
DES_DMAIC
DES DMA Interrupt Clear
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 14-24. DES µDMA Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type
W
W
Write
W1C
1C
W
1 to clear
Write
Reset or Default Value
-
n
Value after reset or the default
value