One-Wire Master Registers
1510
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
1-Wire Master Module
22.5 One-Wire Master Registers
lists the memory-mapped registers for the OWIRE. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
The offsets are relative to the base address of the 1-Wire Master module: 0x400B6000.
Table 22-3. One-Wire Master Registers
Offset
Acronym
Register Name
Section
0x0
ONEWIRECS
1-Wire Control and Status
0x4
ONEWIRETIM
1-Wire Timing Override
0x8
ONEWIREDATW
1-Wire Data Write
0xC
ONEWIREDATR
1-Wire Data Read
0x100
ONEWIREIM
1-Wire Interrupt Mask
0x104
ONEWIRERIS
1-Wire Raw Interrupt Status
0x108
ONEWIREMIS
1-Wire Masked Interrupt Status
0x10C
ONEWIREICR
1-Wire Interrupt Clear
0x120
ONEWIREDMA
1-Wire µDMA Control
0xFC0
ONEWIREPP
1-Wire Peripheral Properties
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 22-4. OWIRE Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type
W
W
Write
W1C
1C
W
1 to clear
Write
Reset or Default Value
-
n
Value after reset or the default
value