WDT Registers
1804
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Watchdog Timers
Table 28-5. WDTCTL Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
1
RESEN
R/W
0x0
Watchdog Reset Enable
0x0 = Disabled.
0x1 = Enable the Watchdog module reset output.Setting this bit
enables the Watchdog Timer.
0
INTEN
R/W
0x0
Watchdog Interrupt Enable
0x0 = Interrupt event disabled. Once this bit is set, it can only be
cleared by a hardware reset or a software reset initiated by setting
the appropriate bit in the Watchdog Timer Software Reset (SRWD)
register.
0x1 = Interrupt event enabled. Once enabled, all writes are
ignored.Setting this bit enables the Watchdog Timer.