
PWM Registers
1471
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-15. PWMnINTEN Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
10
TRCMPAU
R/W
0x0
Trigger for Counter= PWMnCMPA up.
0x0 = No ADC trigger is output.
0x1 = An ADC trigger pulse is output when the counter matches the
value in the PWMnCMPA register value while counting up.
9
TRCNTLOAD
R/W
0x0
Trigger for Counter= PWMnLOAD.
0x0 = No ADC trigger is output.
0x1 = An ADC trigger pulse is output when the counter matches the
PWMnLOAD register.
8
TRCNTZERO
R/W
0x0
Trigger for Counter=0.
0x0 = No ADC trigger is output.
0x1 = An ADC trigger pulse is output when the counter is 0.
7-6
RESERVED
R
0x0
5
INTCMPBD
R/W
0x0
Interrupt for Counter= PWMnCMPB down.
0x0 = No interrupt.
0x1 = A raw interrupt occurs when the counter matches the value in
the PWMnCMPB register value while counting down.
4
INTCMPBU
R/W
0x0
Interrupt for Counter= PWMnCMPB up.
0x0 = No interrupt.
0x1 = A raw interrupt occurs when the counter matches the value in
the PWMnCMPB register value while counting up.
3
INTCMPAD
R/W
0x0
Interrupt for Counter= PWMnCMPA down.
0x0 = No interrupt.
0x1 = A raw interrupt occurs when the counter matches the value in
the PWMnCMPA register value while counting down.
2
INTCMPAU
R/W
0x0
Interrupt for Counter= PWMnCMPA up.
0x0 = No interrupt.
0x1 = A raw interrupt occurs when the counter matches the value in
the PWMnCMPA register value while counting up.
1
INTCNTLOAD
R/W
0x0
Interrupt for Counter= PWMnLOAD.
0x0 = No interrupt.
0x1 = A raw interrupt occurs when the counter matches the value in
the PWMnLOAD register value.
0
INTCNTZERO
R/W
0x0
Interrupt for Counter=0.
0x0 = No interrupt.
0x1 = A raw interrupt occurs when the counter is zero.