![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1222](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781222.webp)
GPIO Registers
1222
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Input/Outputs (GPIOs)
GPIOPDR is shown in
and described in
.
Return to
Figure 17-20. GPIOPDR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PDE
R-0x0
R/W-0x0
Table 17-25. GPIOPDR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
PDE
R/W
0x0
Pad Weak Pulldown Enable.
Setting a bit in the GPIOPUR register clears the corresponding bit in
the GPIOPDR register.
The change is effective on the next clock cycle.
0x0 = The corresponding pin's weak pulldown resistor is disabled.
0x1 = The corresponding pin's weak pulldown resistor is enabled.