UART Registers
1659
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Asynchronous Receiver/Transmitter (UART)
26.5.18 UARTCC Register (Offset = 0xFC8) [reset = 0x0]
UART Clock Configuration (UARTCC)
The UARTCC register controls the baud clock source for the UART module. For more information,
see
NOTE:
If the PIOSC is used for the UART baud clock, the system clock frequency must be at least
9 MHz in Run mode.
UARTCC is shown in
and described in
Return to
Figure 26-21. UARTCC Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CS
R-0x0
R/W-0x0
Table 26-21. UARTCC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3-0
CS
R/W
0x0
UART Baud Clock Source.
0x0 = reserved
0x5 = Reserved
0x6 = Reserved
0x7 = Reserved