![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 11](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578011.webp)
11
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
9.2.6
Hardware Requests
.............................................................................................
9.3
AES Performance Information
..........................................................................................
9.4
AES Module Programming Guide
......................................................................................
9.4.1
AES Low - Level Programming Models
.......................................................................
9.5
AES Registers
.............................................................................................................
9.5.1
AES_KEYn_n Register (Offset = 0x000 to 0x03C) [reset = 0x0]
..........................................
9.5.2
AES_IV_IN_0 to AES_IV_IN_3 Registers (Offset = 0x40 to 0x4C) [reset = 0x0]
.......................
9.5.3
AES_CTRL Register (Offset = 0x50) [reset = 0x80000000]
...............................................
9.5.4
AES_C_LENGTH_0 to AES_C_LENGTH_1 Registers (Offset = 0x54 to 0x58) [reset = 0x0]
........
9.5.5
AES_AUTH_LENGTH Register (Offset = 0x5C) [reset = 0x0]
.............................................
9.5.6
AES_DATA_IN_0 to AES_DATA_IN_3 Registers (Offset = 0x60 to 0x6C) [reset = 0x0]
..............
9.5.7
AES_TAG_OUT_0 to AES_TAG_OUT_3 Registers (Offset = 0x70 to 0x7C) [reset = 0x0]
...........
9.5.8
AES_REVISION Register (Offset = 0x80) [reset = 0x41]
..................................................
9.5.9
AES_SYSCONFIG Register (Offset = 0x84) [reset = 0x1]
.................................................
9.5.10
AES_SYSSTATUS Register (Offset = 0x88) [reset = 0x1]
................................................
9.5.11
AES_IRQSTATUS Register (Offset = 0x8C) [reset = 0x0]
................................................
9.5.12
AES_IRQENABLE Register (Offset = 0x90) [reset = 0x0]
................................................
9.5.13
AES_DIRTYBITS Register (Offset = 0x94) [reset = 0x0]
..................................................
9.6
AES µDMA Registers
....................................................................................................
9.6.1
AES_DMAIM Register (Offset = 0x20) [reset = 0x0]
........................................................
9.6.2
AES_DMARIS Register (Offset = 0x24) [reset = 0x0]
......................................................
9.6.3
AES_DMAMIS Register (Offset = 0x28) [reset = 0x0]
......................................................
9.6.4
AES_DMAIC Register (Offset = 0x2C) [reset = 0x0]
........................................................
10
Analog-to-Digital Converter (ADC)
......................................................................................
10.1
Introduction
................................................................................................................
10.2
Block Diagram
.............................................................................................................
10.3
Functional Description
....................................................................................................
10.3.1
Sample Sequencers
............................................................................................
10.3.2
Module Control
..................................................................................................
10.3.3
Hardware Sample Averaging Circuit
.........................................................................
10.3.4
Analog-to-Digital Converter
....................................................................................
10.3.5
Differential Sampling
...........................................................................................
10.3.6
Internal Temperature Sensor
..................................................................................
10.3.7
Digital Comparator Unit
........................................................................................
10.4
Initialization and Configuration
..........................................................................................
10.4.1
Module Initialization
............................................................................................
10.4.2
Sample Sequencer Configuration
............................................................................
10.5
ADC Registers
............................................................................................................
10.5.1
ADCACTSS Register (Offset = 0x0) [reset = 0x0]
.........................................................
10.5.2
ADCRIS Register (Offset = 0x4) [reset = 0x0]
..............................................................
10.5.3
ADCIM Register (Offset = 0x8) [reset = 0x0]
...............................................................
10.5.4
ADCISC Register (Offset = 0xC) [reset = 0x0]
..............................................................
10.5.5
ADCOSTAT Register (Offset = 0x10) [reset = 0x0]
........................................................
10.5.6
ADCEMUX Register (Offset = 0x14) [reset = 0x0]
.........................................................
10.5.7
ADCUSTAT Register (Offset = 0x18) [reset = 0x0]
........................................................
10.5.8
ADCTSSEL Register (Offset = 0x1C) [reset = 0x0]
........................................................
10.5.9
ADCSSPRI Register (Offset = 0x20) [reset = 0x3210]
....................................................
10.5.10
ADCSPC Register (Offset = 0x24) [reset = 0x0]
..........................................................
10.5.11
ADCPSSI Register (Offset = 0x28) [reset = X]
............................................................
10.5.12
ADCSAC Register (Offset = 0x30) [reset = 0x0]
..........................................................
10.5.13
ADCDCISC Register (Offset = 0x34) [reset = 0x0]
.......................................................
10.5.14
ADCCTL Register (Offset = 0x38) [reset = 0x0]
..........................................................
10.5.15
ADCSSMUX0 Register (Offset = 0x40) [reset = 0x0]
....................................................