
AES µDMA Registers
697
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Advance Encryption Standard Accelerator (AES)
9.6
AES µDMA Registers
lists the memory-mapped registers for the AES µDMA. All register offset addresses not listed
in
should be considered as reserved locations and the register contents should not be
modified.
The AES µDMA interrupt register offsets are relative to the base address 0x44030000.
Table 9-21. AES µDMA Registers
Offset
Acronym
Register Name
Section
0x20
AES_DMAIM
AES DMA Interrupt Mask
0x24
AES_DMARIS
AES DMA Raw Interrupt Status
0x28
AES_DMAMIS
AES DMA Masked Interrupt Status
0x2C
AES_DMAIC
AES DMA Interrupt Clear
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 9-22. AES µDMA Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type
W
W
Write
W1C
1C
W
1 to clear
Write
Reset or Default Value
-
n
Value after reset or the default
value