![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 682](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578682.webp)
AES Registers
682
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Advance Encryption Standard Accelerator (AES)
9.5.2 AES_IV_IN_0 to AES_IV_IN_3 Registers (Offset = 0x40 to 0x4C) [reset = 0x0]
AES Initialization Vector Input 0 (AES_IV_IN_0), offset 0x040
AES Initialization Vector Input 1 (AES_IV_IN_1), offset 0x044
AES Initialization Vector Input 2 (AES_IV_IN_2), offset 0x048
AES Initialization Vector Input 3 (AES_IV_IN_3), offset 0x04C
This register contains the initialization vector input.
AES_IV_IN_n is shown in
and described in
Return to
Figure 9-15. AES_IV_IN_n Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DATA
R/W-0x0
Table 9-9. AES_IV_IN_n Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
DATA
R/W
0x0
Initialization Vector Input. This field contains the initialization input
vector.
The least significant word (LSW) is represented in register
AES_IV_IN_0 and the most significant word is stored in
AES_IV_IN_3