![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1045](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781045.webp)
MII Management (EPHY) Registers
1045
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.7 MII Management (EPHY) Registers
lists the memory-mapped registers for the EPHY. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
PHY registers are accessed through the EMACMIIADDR register thus the base address is not applicable.
The IEEE 802.3 standard specifies a register set for controlling and gathering status from the PHY layer.
The registers are collectively known as the MII Management registers. All addresses given are absolute
and are written directly to the MII field of the Ethernet MAC MII Address (EMACMIIADDR) register. The
PLA value of the EMACMIIADDR register for the internal PHY is 0x00.
Table 15-99. MII Management (EPHY) Registers
Address
Acronym
Register Name
Section
0x0
EPHYBMCR
Ethernet PHY Basic Mode Control - MR0
0x1
EPHYBMSR
Ethernet PHY Basic Mode Status - MR1
0x2
EPHYID1
Ethernet PHY Identifier Register 1 - MR2
0x3
EPHYID2
Ethernet PHY Identifier Register 2 - MR3
0x4
EPHYANA
Ethernet PHY Auto-Negotiation Advertisement - MR4
0x5
EPHYANLPA
Ethernet PHY Auto-Negotiation Link Partner Ability -MR5
0x6
EPHYANER
Ethernet PHY Auto-Negotiation Expansion - MR6
0x7
EPHYANNPTR
Ethernet PHY Auto-Negotiation Next Page TX - MR7
0x8
EPHYANLNPTR
Ethernet PHY Auto-Negotiation Link Partner Ability Next
Page - MR8
0x9
EPHYCFG1
Ethernet PHY Configuration 1 - MR9
0xA
EPHYCFG2
Ethernet PHY Configuration 2 - MR10
0xB
EPHYCFG3
Ethernet PHY Configuration 3 - MR11
0xD
EPHYREGCTL
Ethernet PHY Register Control - MR13
0xE
EPHYADDAR
Ethernet PHY Address or Data - MR14
0x10
EPHYSTS
Ethernet PHY Status - MR16
0x11
EPHYSCR
Ethernet PHY Specific Control - MR17
0x12
EPHYMISR1
Ethernet PHY MII Interrupt Status 1 - MR18
0x13
EPHYMISR2
Ethernet PHY MII Interrupt Status 2 - MR19
0x14
EPHYFCSCR
Ethernet PHY False Carrier Sense Counter - MR20
0x15
EPHYRXERCNT
Ethernet PHY Receive Error Count - MR21
0x16
EPHYBISTCR
Ethernet PHY BIST Control - MR22
0x18
EPHYLEDCR
Ethernet PHY LED Control - MR24
0x19
EPHYCTL
Ethernet PHY Control - MR25
0x1A
EPHY10BTSC
Ethernet PHY 10Base-T Status/Control - MR26
0x1B
EPHYBICSR1
Ethernet PHY BIST Control and Status 1 - MR27
0x1C
EPHYBICSR2
Ethernet PHY BIST Control and Status 2 - MR28
0x1E
EPHYCDCR
Ethernet PHY Cable Diagnostic Control - MR30
0x1F
EPHYRCR
Ethernet PHY Reset Control - MR31
0x25
EPHYLEDCFG
Ethernet PHY LED Configuration - MR37
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 15-100. EPHY Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type