Flash Registers
550
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
7.3
Flash Registers
lists the memory-mapped registers for the FLASH. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Registers in this section are relative to the memory control base address of 0x400FD000.
Table 7-6. Flash Registers
Offset
Acronym
Register Name
Section
0x0
FMA
Flash Memory Address
0x4
FMD
Flash Memory Data
0x8
FMC
Flash Memory Control
0xC
FCRIS
Flash Controller Raw Interrupt Status
0x10
FCIM
Flash Controller Interrupt Mask
0x14
FCMISC
Flash Controller Masked Interrupt Status and Clear
0x20
FMC2
Flash Memory Control 2
0x30
FWBVAL
Flash Write Buffer Valid
0x3C
FLPEKEY
Flash Program/Erase Key
0x100 to
0x17C
FWB0 to FWB31
Flash Write Buffer 0 to Flash Write Buffer 32
0xFC0
FLASHPP
Flash Peripheral Properties
0xFC4
SSIZE
SRAM Size
0xFC8
FLASHCONF
Flash Configuration Register
0xFCC
ROMSWMAP
ROM Third-Party Software
0xFD0
FLASHDMASZ
Flash DMA Address Size
0xFD4
FLASHDMAST
Flash DMA Starting Address
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 7-7. FLASH Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type
W
W
Write
W1C
1C
W
1 to clear
Write
Reset or Default Value
-
n
Value after reset or the default
value