Flash Registers
565
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
7.3.11 FLASHPP Register (Offset = 0xFC0) [reset = 0x701401FF]
Flash Peripheral Properties (FLASHPP)
FLASHPP is shown in
and described in
Return to
Figure 7-19. FLASHPP Register
31
30
29
28
27
26
25
24
RESERVED
PFC
FMM
DFA
RESERVED
R-0x0
R-0x1
R-0x1
R-0x1
R-0x0
23
22
21
20
19
18
17
16
RESERVED
EESS
MAINSS
R-0x0
R-0x2
R-0x4
15
14
13
12
11
10
9
8
SIZE
R-0x1FF
7
6
5
4
3
2
1
0
SIZE
R-0x1FF
Table 7-18. FLASHPP Register Field Descriptions
Bit
Field
Type
Reset
Description
31
RESERVED
R
0x0
30
PFC
R
0x1
Prefetch Buffer Mode
0x0 = Single set of 2x256-bit buffers used.
0x1 = Two sets of 2x256-bit prefetch buffers are available to use and
may be enabled through the FLASHCONF register.
29
FMM
R
0x1
Flash Mirror Mode
0x0 = Mirror Mode not available.
0x1 = Flash Mirror Mode is available to be enabled or disabled by
user through FLASHCONF register.
28
DFA
R
0x1
DMA Flash Access
uDMA can only access flash in Run Mode (not available in low
power modes).
0x0 = DMA cannot be used to access Flash
0x1 = DMA may access the Flash memory range specified by the
FLASHDMAST and FLASHDMASZ registers
27-23
RESERVED
R
0x0
22-19
EESS
R
0x2
EEPROM Sector Size of the physical bank
0x0 = RESERVED
0x1 = 2KB
0x2 = 4KB
0x3 = 8KB
18-16
MAINSS
R
0x4
Flash Sector Size of the physical bank
0x0 = RESERVED
0x1 = 2KB
0x2 = 4KB
0x3 = 8KB
0x4 = 16KB
15-0
SIZE
R
0x1FF
Flash Size
Indicates the size of the on-chip Flash memory
0x01FF = 1024KB of Flash