
ADC Registers
721
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.1 ADCACTSS Register (Offset = 0x0) [reset = 0x0]
ADC Active Sample Sequencer (ADCACTSS)
This register controls the activation of the sample sequencers. Each sample sequencer can be enabled or
disabled independently.
ADCACTSS is shown in
and described in
Return to
Figure 10-15. ADCACTSS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
BUSY
R-0x0
R-0x0
15
14
13
12
11
10
9
8
RESERVED
ADEN3
ADEN2
ADEN1
ADEN0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
ASEN3
ASEN2
ASEN1
ASEN0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 10-8. ADCACTSS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-17
RESERVED
R
0x0
16
BUSY
R
0x0
ADC Busy.
To use the BUSY bit, the ADC Event Multiplexer Select (ADCEMUX)
register must be programmed such that no trigger is selected (bit
field encoding is 0xE).
The NEVER encoding in the ADCEMUX register allows the ADC to
safely be put in Deep-Sleep mode.
0x0 = ADC is idle
0x1 = ADC is busy
15-12
RESERVED
R
0x0
11
ADEN3
R/W
0x0
ADC SS3 DMA Enable.
0x0 = DMA for Sample Sequencer 3 is disabled.
0x1 = DMA for Sample Sequencer 3 is enabled.
10
ADEN2
R/W
0x0
ADC SS2 DMA Enable.
0x0 = DMA for Sample Sequencer 2 is disabled.
0x1 = DMA for Sample Sequencer 2 is enabled.
9
ADEN1
R/W
0x0
ADC SS1 DMA Enable.
0x0 = DMA for Sample Sequencer 1 is disabled.
0x1 = DMA for Sample Sequencer 1 is enabled.
8
ADEN0
R/W
0x0
ADC SS1 DMA Enable.
0x0 = DMA for Sample Sequencer 1 is disabled.
0x1 = DMA for Sample Sequencer 1 is enabled.
7-4
RESERVED
R
0x0
3
ASEN3
R/W
0x0
ADC SS3 Enable.
0x0 = Sample Sequencer 3 is disabled.
0x1 = Sample Sequencer 3 is enabled.
2
ASEN2
R/W
0x0
ADC SS2 Enable.
0x0 = Sample Sequencer 2 is disabled.
0x1 = Sample Sequencer 2 is enabled.