![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 154](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578154.webp)
SCB Registers
154
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Cortex-M4 Peripherals
Table 2-30. APINT Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
10-8
PRIGROUP
R/W
0x0
Interrupt Priority Grouping
This field determines the split of group priority from subpriority (see
for more information).
7-3
RESERVED
R
0x0
2
SYSRESREQ
W
0x0
System Reset Request
This bit is automatically cleared during the reset of the core and
reads as 0.
1
VECTCLRACT
W
0x0
Clear Active NMI / Fault
This bit is reserved for Debug use and reads as 0. This bit must be
written as a 0, otherwise behavior is unpredictable.
0
VECTRESET
W
0x0
System Reset
This bit is reserved for Debug use and reads as 0. This bit must be
written as a 0, otherwise behavior is unpredictable.