![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1068](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781068.webp)
MII Management (EPHY) Registers
1068
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-116. EPHYSCR Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
4
COLFDM
R/W
0x0
Collision in Full-Duplex Mode.
0x0 = Disable collision indication in full-duplex mode. Collision
indication is active in half-duplex mode only.
0x1 = Enable collision signaling in full-duplex mode.
3
RESERVED
R
0x0
2
TINT
R/W
0x0
Test Interrupt. Forces the PHY to generate an interrupt to facilitate
interrupt testing. Interrupts will continue to be generated as long as
this bit remains set.
0x0 = Do not generate interrupt
0x1 = Generate an interrupt
1
INTEN
R/W
0x1
Interrupt Enable. Enables interrupt dependent on the event enables
in the EPHYMISR register (0x012).
0x0 = Disable event based interrupts
0x1 = Enable event based interrupts
0
RESERVED
R
0x0