![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1741](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781741.webp)
USB Registers
1741
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Serial Bus (USB) Controller
Figure 27-42. USBCSRH0 Register (OTG B / Device)
7
6
5
4
3
2
1
0
RESERVED
FLUSH
R-0x0
R/W-0x0
Table 27-47. USBCSRH0 Register Field Descriptions (OTG B / Device)
Bit
Field
Type
Reset
Description
7-1
RESERVED
R
0x0
0
FLUSH
R/W
0x0
Flush FIFO.
This bit is automatically cleared after the flush is performed.
This bit should only be set when TXRDY is clear and RXRDY is set.
At other times, it may cause data to be corrupted.
0x0 = No effect.
0x1 = Flushes the next packet to be transmitted/read from the
endpoint 0 FIFO. The FIFO pointer is reset and the TXRDY /
RXRDY bit is cleared.