System Control Registers
397
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-162. PCWD Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1
P1
R/W
0x1
Watchdog Timer 1 Power Control. The Pn bit encodings do not apply
if the corresponding bit in the RCGCWD, SCGCWD, or DCGCWD
register is clear.
0x0 = Watchdog Timer 1 module is not powered and does not
receive a clock. In this case, the state of the module is not retained.
This configuration provides the lowest power consumption state.
0x1 = Watchdog Timer 1 module is powered but does not receive a
clock. In this case, the module is inactive.
0
P0
R/W
0x1
Watchdog Timer 0 Power Control. The Pn bit encodings do not apply
if the corresponding bit in the RCGCWD, SCGCWD or DCGCWD
register is clear.
0x0 = Watchdog Timer 0 module is not powered and does not
receive a clock. In this case, the state of the module is not retained.
This configuration provides the lowest power consumption state.
0x1 = Watchdog Timer 0 module is powered but does not receive a
clock. In this case, the module is inactive.