EMAC Registers
963
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.12 EMACLPICTLSTAT Register (Offset = 0x30) [reset = 0x0]
LPI Control and Status (EMACLPICTLSTAT)
The LPI Control and Status Register controls the LPI functions and provides the LPI interrupt status. The
status bits are cleared when this register is read.
EMACRIS is shown in
and described in
Return to
Figure 15-27. EMACLPICTLSTAT Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
LPITXA
PLSEN
PLS
LPIEN
R-0x0
RW-0x0
R/W-0x0
RW-0x0
RW-0x0
15
14
13
12
11
10
9
8
RESERVED
RLPIST
TLPIST
R-0x0
R-0x0
R-0x0
7
6
5
4
3
2
1
0
RESERVED
RLPIEX
RLPIEN
TLPIEX
TLPIEN
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 15-36. EMACLPICTLSTAT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-20
RESERVED
R
0x0
19
LPITXA
RW
0x0
LPI TX Automate.
This bit controls the behavior of the MAC when it is entering or
leaving the LPI mode on transmit. This bit is not functional in the
GMAC-CORE configuration in which the TX clock gating is done
during the LPI mode.
If the LPITXA and LPIEN bits are set to 1, the MAC enters the LPI
mode only after all outstanding frames (in the core) and pending
frames have been transmitted.
The MAC comes out of the LPI mode when the application sends
any frame for transmission or the application issues a TX FIFO Flush
command. In addition, the MAC automatically clears the LPIEN bit
when it exits the LPI mode.
If the FTF bit is 1 in the EMACDMAOPMODE register when the
MAC is in the LPI mode, the MAC exits the LPI mode. When the
FTF bit is 0, the LPIEN bit directly controls behavior of the MAC
when it is entering or coming out of the LPI mode.
0x0 = Disabled
0x1 = Enabled
18
PLSEN
RW
0x0
PHY Link Status Enable.
This bit enables the link status received on the RGMII, SGMII, or
SMII receive paths to be used for activating the LPI LS timer.
When set, the MAC uses the link status bits and the PLS bit for the
LPI LS timer trigger. When cleared, the MAC ignores the link-status
bits and uses only the PLS bit.
This bit is reserved if you have not selected the RGMII, SGMII, or
SMII PHY interface.
0x0 = MAC ignores link status bits
0x1 = MAC uses link status bits