GPTM Registers
1285
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
Table 18-17. GPTMIMR Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
4
TAMIM
R/W
0x0
GPTM Timer A Match Interrupt Mask.
The TAMIM values are defined as follows:
0x0 = Interrupt is disabled.
0x1 = Interrupt is enabled.
3
RTCIM
R/W
0x0
GPTM RTC Interrupt Mask.
The RTCIM values are defined as follows:
0x0 = Interrupt is disabled.
0x1 = Interrupt is enabled.
2
CAEIM
R/W
0x0
GPTM Timer A Capture Mode Event Interrupt Mask.
The CAEIM values are defined as follows:
0x0 = Interrupt is disabled.
0x1 = Interrupt is enabled.
1
CAMIM
R/W
0x0
GPTM Timer A Capture Mode Match Interrupt Mask.
The CAMIM values are defined as follows:
0x0 = Interrupt is disabled.
0x1 = Interrupt is enabled.
0
TATOIM
R/W
0x0
GPTM Timer A Time-Out Interrupt Mask.
The TATOIM values are defined as follows:
0x0 = Interrupt is disabled.
0x1 = Interrupt is enabled.