![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 887](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578887.webp)
Ethernet MAC
External PHY
MOSC
PTPCEN
RX+
RX-
TX+
TX-
Gated SYSCLK
PTP_REFCLK
MAC Control and
Status Registers
EMACCC
EN0RREF_CLK (50 MHz Clock)
EN0RXDV
EN0TXEN
EN0MDIO
EN0MDC
EN0INTRN
EN0RXD1
EN0RXD0
EN0TXD1
EN0TXD0
Clock
Source
Needed
MSP432E4
Microcontroller
Functional Description
887
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Figure 15-4. RMII Clock Structure
15.3.2 MII and RMII Signals
The MAC Module has the capability of providing an MII or RMII depending on the interface selected in the
Ethernet MAC Peripheral Configuration (EMACPC) register, at offset 0xFC4. Except for EN0RREF_CLK,
the signals used for RMII mode are a subset of the MII signals. Therefore,
lists the MII signals
that are used in RMII mode and the RMII function to which they correspond.
Table 15-1. MII and RMII Signals
MII Signal
RMII Signal
RMII Standard Name and Function
N/A
EN0RREF_CLK
REF_CLK: Synchronous clock reference for receive, transmit and control
EN0TXCK
Not used
N/A
EN0TXD3
Not used
N/A
EN0TXD2
Not used
N/A
EN0TXD1
EN0TXD1
TXD1: Transmit Data 1
EN0TXD0
EN0TXD0
TXD0: Transmit Data 0
EN0TXEN
EN0TXEN
TEX_EN: Transmit Enable
EN0TXER
Not used
N/A
EN0RXCK
Not used
N/A
EN0RXD3
Not used
N/A
EN0RXD2
Not used
N/A
EN0RXD1
EN0RXD1
RXD1: Receive Data 1
EN0RXD0
EN0RXD0
RXD0: Receive Data 0
EN0RXDV
EN0RXDV
CRS_DV: Carrier Sense/Receive Data Valid
EN0RXER
Not used
RX_ER: Receive Error
EN0COL
Not used
N/A