Read
Data
Data
Address
Data
Write
Clock
(EPIOS31)
Frame
(EPIOS30)
RD
(EPIOS29)
WR
(EPIOS28)
Data
Address
Data
Clock
(EPIOS31)
Frame
(EPIOS30)
RD
(EPIOS29)
WR
(EPIOS28)
Initialization and Configuration
1118
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.4.4.1 Bus Operation
A basic access is 1 EPI clock for write cycles and 2 EPI clock cycles for read cycles. An additional EPI
clock can be inserted into a write cycle by setting the WR2CYC bit in the EPIGPCFG register.
Figure 16-19. Single-Cycle Single Write Access, FRM50 = 0, FRMCNT = 0, WR2CYC = 0
Figure 16-20. Two-Cycle Read, Write Accesses, FRM50 = 0, FRMCNT = 0, WR2CYC = 1