GPTM Registers
1288
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
18.5.8 GPTMMIS Register (Offset = 0x20) [reset = X]
GPTM Masked Interrupt Status (GPTMMIS)
This register show the state of the GPTM's controller-level interrupt. If an interrupt is unmasked in
GPTMIMR, and there is an event that causes the interrupt to be asserted, the corresponding bit is set in
this register. All bits are cleared by writing a 1 to the corresponding bit in GPTMICR.
GPTMMIS is shown in
and described in
.
Return to
Figure 18-16. GPTMMIS Register
31
30
29
28
27
26
25
24
RESERVED
R-X
23
22
21
20
19
18
17
16
RESERVED
R-X
15
14
13
12
11
10
9
8
RESERVED
DMABMIS
RESERVED
TBMMIS
CBEMIS
CBMMIS
TBTOMIS
R-X
R-0x0
R-0x0
R-0x0
0x0
R-0x0
R-X
7
6
5
4
3
2
1
0
RESERVED
DMAAMIS
TAMMIS
RTCMIS
CAEMIS
CAMMIS
TATOMIS
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 18-19. GPTMMIS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-14
RESERVED
R
X
13
DMABMIS
R
0x0
GPTM Timer B DMA Done Masked Interrupt.
This bit is cleared by writing a 1 to the DMABINT bit in the
GPTMICR register.
0x0 = A Timer B DMA done interrupt has not occurred or is masked.
0x1 = An unmasked Timer B DMA done interrupthas occurred.
12
RESERVED
R
0x0
11
TBMMIS
R
0x0
GPTM Timer B Match Masked Interrupt.
This bit is cleared by writing a 1 to the TBMCINT bit in the GPTMICR
register.
0x0 = A Timer B Mode Match interrupt has not occurred or is
masked.
0x1 = An unmasked Timer B Mode Match interrupthas occurred.
10
CBEMIS
0x0
GPTM Timer B Capture Mode Event Masked Interrupt.
This bit is cleared by writing a 1 to the CBECINT bit in the GPTMICR
register.
0x0 = A Capture B event interrupt has not occurred or is masked.
0x1 = An unmasked Capture B event interrupthas occurred.
9
CBMMIS
R
0x0
GPTM Timer B Capture Mode Match Masked Interrupt.
This bit is cleared by writing a 1 to the CBMCINT bit in the
GPTMICR register.
0x0 = A Capture B Mode Match interrupt has not occurred or is
masked.
0x1 = An unmasked Capture B Match interrupthas occurred.
8
TBTOMIS
R
X
GPTM Timer B Time-Out Masked Interrupt.
This bit is cleared by writing a 1 to the TBTOCINT bit in the
GPTMICR register.
0x0 = A Timer B Time-Out interrupt has not occurred or is masked.
0x1 = An unmasked Timer B Time-Out interrupthas occurred.
7-6
RESERVED
R
0x0