38
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
List of Figures
12-3.
Comparator Internal Reference Structure
.............................................................................
12-4.
ACMIS Register
...........................................................................................................
12-5.
ACRIS Register
...........................................................................................................
12-6.
ACINTEN Register
........................................................................................................
12-7.
ACREFCTL Register
.....................................................................................................
12-8.
ACSTATn Register
.......................................................................................................
12-9.
ACCTLn Register
.........................................................................................................
12-10. ACMPPP Register
........................................................................................................
13-1.
CRCCTRL Register
.......................................................................................................
13-2.
CRCSEED Register
......................................................................................................
13-3.
CRCDIN Register
.........................................................................................................
13-4.
CRCRSLTPP Register
...................................................................................................
14-1.
DES Block Diagram
......................................................................................................
14-2.
DES – ECB Feedback Mode
............................................................................................
14-3.
DES3DES – CBC Feedback Mode
.....................................................................................
14-4.
DES3DES – CFB Feedback Mode
.....................................................................................
14-5.
DES Polling Mode
........................................................................................................
14-6.
DES Interrupt Service
....................................................................................................
14-7.
DES Context Input Event Service
......................................................................................
14-8.
DES_KEYn_n Register
..................................................................................................
14-9.
DES_IV_L Register
.......................................................................................................
14-10. DES_IV_H Register
......................................................................................................
14-11. DES_CTRL Register
.....................................................................................................
14-12. DES_LENGTH Register
.................................................................................................
14-13. DES_DATA_L Register
..................................................................................................
14-14. DES_DATA_H Register
..................................................................................................
14-15. DES_REVISION Register
...............................................................................................
14-16. DES_SYSCONFIG Register
............................................................................................
14-17. DES_SYSSTATUS Register
............................................................................................
14-18. DES_IRQSTATUS Register
.............................................................................................
14-19. DES_IRQENABLE Register
.............................................................................................
14-20. DES_DIRTYBITS Register
..............................................................................................
14-21. DES_DMAIM Register
...................................................................................................
14-22. DES_DMARIS Register
..................................................................................................
14-23. DES_DMAMIS Register
..................................................................................................
14-24. DES_DMAIC Register
....................................................................................................
15-1.
Ethernet MAC With Integrated PHY Interface
........................................................................
15-2.
Ethernet MAC and PHY Clock Structure
..............................................................................
15-3.
MII Clock Structure
.......................................................................................................
15-4.
RMII Clock Structure
.....................................................................................................
15-5.
Enhanced Transmit Descriptor Structure
..............................................................................
15-6.
Enhanced Receive Descriptor Structure
...............................................................................
15-7.
TX DMA Default Operation Using Descriptors
........................................................................
15-8.
TX DMA OSF Mode Operation Using Descriptors
...................................................................
15-9.
RX DMA Operation Flow
.................................................................................................
15-10. Networked Time Synchronization
.......................................................................................
15-11. System Time Update Using Fine Correction Method
................................................................
15-12. Propagation Delay Calculation in Clocks Supporting Peer-to-Peer Path Correction
............................
15-13. Wake-Up Frame Filter Register Bank
..................................................................................