
Comparator Registers
840
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog Comparators
12.5.6 ACCTLn Register [reset = 0x0]
Analog Comparator Control 0 (ACCTL0), offset 0x024
Analog Comparator Control 1 (ACCTL1), offset 0x044
Analog Comparator Control 2 (ACCTL2), offset 0x064
These registers configure the comparator's input and output.
ACCTLn is shown in
and described in
.
Return to
Figure 12-9. ACCTLn Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
TOEN
ASRCP
RESERVED
R-0x0
R/W-0x0
R/W-0x0
R-0x0
7
6
5
4
3
2
1
0
TSLVAL
TSEN
ISLVAL
ISEN
CINV
RESERVED
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R-0x0
Table 12-11. ACCTLn Register Field Descriptions
Bit
Field
Type
Reset
Description
31:12
RESERVED
R
0x0
11
TOEN
R/W
0x0
Trigger Output Enable.
10:9
ASRCP
R/W
0x0
Analog Source Positive.
The ASRCP field specifies the source of input voltage to the VIN+
terminal of the comparator.
The encodings for this field are as follows:
8
RESERVED
R
0x0
7
TSLVAL
R/W
0x0
Trigger Sense Level Value.
6:5
TSEN
R/W
0x0
Trigger Sense.
The TSEN field specifies the sense of the comparator output that
generates an ADC event.
4
ISLVAL
R/W
0x0
Interrupt Sense Level Value.
3:2
ISEN
R/W
0x0
Interrupt Sense.
The ISEN field specifies the sense of the comparator output that
generates an interrupt.
1
CINV
R/W
0x0
Comparator Output Invert.
0
RESERVED
R
0x0