![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 907](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578907.webp)
A
St
a
rt
=
0
RxDMA suspended
Frame
transfer
complete?
Yes
No
Flush
disabled?
Yes
No
Flush the
remaining frame
No
Poll demand / new
frame avaliable
(Re-) Fetch next
descriptor
Start RxDMA
Start
Start RxDMA
A
Error
connection?
No
Own bit set?
Frame data
avaliable?
Yes
Yes
Write data to buffer (s)
Error
conection?
No
Frame transfer
complete?
Yes
Time stamp
present?
No
Close RDES0 as
last descriptor
No
Own bit set
for next desc?
Flush
disabled?
No
No
Set descriptor error
Close RDES0 as
intermediate
descriptor
Yes
Error
condition?
Yes
No
No
Error
condition?
Yes
Yes
Yes
Start=0
Write time stamp to
RSED6 and RDES7
Yes
Fetch next descriptor
No
No
Error
conection?
Yes
Wait for frame data
No
Functional Description
907
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Figure 15-9. RX DMA Operation Flow