![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1603](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781603.webp)
SHA/MD5 Registers
1603
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
SHA/MD5 Accelerator
25.2.1 SHA_ODIGEST_n and SHA_IDIGEST_n Registers (Offset = 0x000 to 0x03C) [reset = 0x0]
SHA Outer Digest A (SHA_ODIGEST_A), offset 0x000
SHA Outer Digest B (SHA_ODIGEST_B), offset 0x004
SHA Outer Digest C (SHA_ODIGEST_C), offset 0x008
SHA Outer Digest D (SHA_ODIGEST_D), offset 0x00C
SHA Outer Digest E (SHA_ODIGEST_E), offset 0x010
SHA Outer Digest F (SHA_ODIGEST_F), offset 0x014
SHA Outer Digest G (SHA_ODIGEST_G), offset 0x018
SHA Outer Digest H (SHA_ODIGEST_H), offset 0x01C
SHA Inner Digest A (SHA_IDIGEST_A), offset 0x020
SHA Inner Digest B (SHA_IDIGEST_B), offset 0x024
SHA Inner Digest C (SHA_IDIGEST_C), offset 0x028
SHA Inner Digest D (SHA_IDIGEST_D), offset 0x02C
SHA Inner Digest E (SHA_IDIGEST_E), offset 0x030
SHA Inner Digest F (SHA_IDIGEST_F), offset 0x034
SHA Inner Digest G (SHA_IDIGEST_G), offset 0x038
SHA Inner Digest H (SHA_IDIGEST_H), offset 0x03C
SHA_ODIGEST_n and SHA_IDIGEST_n are shown in
and described in
Return to
Figure 25-4. SHA_ODIGEST_n and SHA_IDIGEST_n Registers
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DATA
R/W-0x0
Table 25-15. SHA_ODIGEST_n and SHA_IDIGEST_n Registers Field Descriptions
Bit
Field
Type
Reset
Description
31-0
DATA
R/W
0x0
Digest/key data