LCD Registers
1418
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.16 LCDDMACTL Register (Offset = 0x40) [reset = 0x0]
LCD DMA Control (LCDDMACTL)
LCDDMACTL is shown in
and described in
Return to
Figure 20-31. LCDDMACTL Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
FIFORDY
R-0x0
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
BURSTSZ
BYTESWAP
RESERVED
BIGDEND
FMODE
R-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
Table 20-25. LCDDMACTL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-11
RESERVED
R
0x0
10-8
FIFORDY
R/W
0x0
DMA FIFO threshold.
The DMA FIFO becomes ready when the number of words specified
by this register from the frame buffer have been loaded.
0x0 = 8 words
0x1 = 16 words
0x2 = 32 words
0x3 = 64 words
0x4 = 128 words
0x5 = 256 words
0x6 = 512 words
0x7 = Reserved
7
RESERVED
R
0x0
6-4
BURSTSZ
R/W
0x0
Burst size setting for DMA transfers (all DMA transfers are 32 bits
wide).
For Raster mode, configuring BURSTSZ should be done only after
an LCD peripheral reset using the SRLCD register in System
Control. The BURSTSZ field should not be changed once the LCD
DMA is enabled.
0x0 = Reserved
0x1 = Reserved
0x2 = Burst size of 4
0x3 = Burst size of 8
0x4 = Burst size of 16
0x5 = Reserved
0x6 = Reserved
0x7 = Reserved
3
BYTESWAP
R/W
0x0
This bit controls the byte lane ordering of the data on the output of
the DMA module. It works in conjunction with the big-endian bit. See
the big-endian description for configuration guidelines.
2
RESERVED
R
0x0