![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1475](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781475.webp)
PWM Registers
1475
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-17. PWMnISC Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
INTCMPAU
R/W1C
0x0
Comparator A up interrupt. This bit is cleared by writing a 1. Clearing
this bit also clears the INTCMPAU bit in the PWMnRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = The INTCMPAU bits in the PWMnRIS and PWMnINTEN
registers are set, providing an interrupt to the interrupt controller.
1
INTCNTLOAD
R/W1C
0x0
Counter=Load interrupt. This bit is cleared by writing a 1. Clearing
this bit also clears the INTCNTLOAD bit in the PWMnRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = The INTCNTLOAD bits in the PWMnRIS and PWMnINTEN
registers are set, providing an interrupt to the interrupt controller.
0
INTCNTZERO
R/W1C
0x0
Counter=0 interrupt. This bit is cleared by writing a 1. Clearing this
bit also clears the INTCNTZERO bit in the PWMnRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = The INTCNTZERO bits in the PWMnRIS and PWMnINTEN
registers are set, providing an interrupt to the interrupt controller.