![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1076](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781076.webp)
MII Management (EPHY) Registers
1076
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-121. EPHYBISTCR Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
6
TXMIILB
R
0x0
Transmit Data in MII Loopback Mode.
0x0 = Data is not transmitted to the line in MII loopback
0x1 = Enable transmission of the data from the MAC received on the
TX pins to the line in parallel to the MII loopback to RX pins. This bit
may be set only in MII Loopback mode, which is enabled by setting
the MIILOOPBK bit in the EPHYBMCR register, offset EPHY.0x00.
5
RESERVED
R
0x0
4-0
LBMODE
R/W
0x0
Loopback Mode Select. The PHY provides several options for
Loopback that test and verify various functional blocks within the
PHY.
0x00 = Reserved
0x0 = Reserved
0x01 = Near-end loopback: PCS Input Loopback
0x02 = Near-end loopback: PCS Output Loopback (In 100Base-TX
only)
0x03 = Reserved
0x04 = Near-end loopback: Digital Loopback
0x05 = Reserved
0x6 = Reserved
0x7 = Reserved
0x08 = Near-end loopback: Analog Loopback (requires 100-
Ω
termination)
0x09 = Reserved
0xA = Reserved
0xB = Reserved
0xC = Reserved
0xD = Reserved
0xE = Reserved
0xF = Reserved
0x10 = Far-end Loopback: Reverse Loopback