![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 560](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578560.webp)
Flash Registers
560
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
Table 7-13. FCMISC Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
EMISC
R/W1C
0x0
EEPROM Masked Interrupt Status and Clear
0x0 = When read, a 0 indicates that an interrupt has not occurred.A
write of 0 has no effect on the state of this bit.
0x1 = When read, a 1 indicates that an unmasked interrupt was
signaled.Writing a 1 to this bit clears EMISC and also the ERIS bit in
the FCRIS register (see ).
1
PMISC
R/W1C
0x0
Programming Masked Interrupt Status and Clear
0x0 = When read, a 0 indicates that a programming cycle complete
interrupt has not occurred.A write of 0 has no effect on the state of
this bit.
0x1 = When read, a 1 indicates that an unmasked interrupt was
signaled because a programming cycle completed.Writing a 1 to this
bit clears PMISC and also the PRIS bit in the FCRIS register (see ).
0
AMISC
R/W1C
0x0
Access Masked Interrupt Status and Clear
0x0 = When read, a 0 indicates that no improper accesses have
occurred.A write of 0 has no effect on the state of this bit.
0x1 = When read, a 1 indicates that an unmasked interrupt was
signaled because a program or erase action was attempted on a
block of Flash memory that contradicts the protection policy for that
block as set in the FMPPEn registers.Writing a 1 to this bit clears
AMISC and also the ARIS bit in the FCRIS register (see ).