![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 641](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578641.webp)
µDMA Registers
641
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Micro Direct Memory Access (µDMA)
8.6.14 DMAALTCLR Register (Offset = 0x34) [reset = X]
DMA Channel Primary Alternate Clear (DMAALTCLR)
Each bit of the DMAALTCLR register represents the corresponding µDMA channel. Setting a bit clears the
corresponding SET[n] bit in the DMAALTSET register.
DMAALTCLR is shown in
and described in
.
Return to
Figure 8-23. DMAALTCLR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CLR[n]
W-X
Table 8-33. DMAALTCLR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CLR[n]
W
X
Channel [n] Alternate Clear
For Ping-Pong and Scatter-Gather cycle types, the µDMA controller
automatically sets these bits to select the alternate channel control
data structure.
0x0 = No effect.
0x1 = Setting a bit clears the corresponding SET[n] bit in the
DMAALTSET register meaning that channel [n] is using the primary
control structure.