![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1048](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781048.webp)
MII Management (EPHY) Registers
1048
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-101. EPHYBMCR Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
8
DUPLEXM
R/W
0x1
Duplex Mode. When auto-negotiation is disabled writing to this bit
allows the port-duplex capability to be selected.
0x0 = Half Duplex operation.
0x1 = Full Duplex Operation
7
COLLTST
R/W
0x0
Collision Test. When set, this bit causes the EN0COL signal to be
asserted in response to the assertion of EN0TXEN within 512 bit
times. The EN0COL signal is deasserted within four bit times in
response to the deassertion of EN0TXEN.
0x0 = Normal operation
0x1 = Collision test enabled.
6-0
RESERVED
R
0x0