PWM Registers
1497
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-32. PWMnFLTSTAT1 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
1
DCMP1
0x0
Digital Comparator 1 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 1 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP1 is set, the trigger transitioned to the active state
previously.
- If DCMP1 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP1 bit is cleared by writing it with the value 1.
0
DCMP0
0x0
Digital Comparator 0 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 0 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP0 is set, the trigger transitioned to the active state
previously.
- If DCMP0 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP0 bit is cleared by writing it with the value 1.