![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1793](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781793.webp)
USB Registers
1793
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Serial Bus (USB) Controller
27.5.76 USBVDCISC Register (Offset = 0x43C) [reset = 0x0]
USB VBUS Droop Control Interrupt Status and Clear (USBVDCISC)
OTG A / Host
This 32-bit register specifies the masked interrupt status of the VBUS droop and provides a method to
clear the interrupt state.
USBVDCISC is shown in
and described in
Return to
Figure 27-89. USBVDCISC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
VD
R-0x0
R/W1
C-0x0
Table 27-96. USBVDCISC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
VD
R/W1C
0x0
VBUS Droop Interrupt Status and Clear.
This bit is cleared by writing a 1.
Clearing this bit also clears the VD bit in the USBVDCRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = The VD bits in the USBVDCRIS and USBVDCIM registers are
set, providing an interrupt to the interrupt controller.