![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1216](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781216.webp)
GPIO Registers
1216
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Input/Outputs (GPIOs)
17.5.12 GPIODR4R Register (Offset = 0x504) [reset = 0x0]
GPIO 4-mA Drive Select (GPIODR4R)
The GPIODR4R register is the 4-mA drive control register. Each GPIO signal in the port can be
individually configured without affecting the other pads. When setting the DRV4 bit for a GPIO signal, the
corresponding DRV2 bit in the GPIODR2R register and DRV8 bit in the GPIODR8R register are
automatically cleared by hardware.
NOTE:
This register has no effect on port pins PL6 and PL7.
GPIODR4R is shown in
and described in
Return to
Figure 17-16. GPIODR4R Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DRV4
R-0x0
R/W-0x0
Table 17-19. GPIODR4R Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
DRV4
R/W
0x0
Output Pad
4-mA Drive Enable.
Setting a bit in either the GPIODR2 register or the GPIODR8 register
clears the corresponding
4-mA enable bit.
The change is effective on the next clock cycle.
0x0 = The drive for the corresponding GPIO pin is controlled by the
GPIODR2R or GPIODR8R register.
0x1 = The corresponding GPIO pin has 4-mA drive.