EMAC Registers
979
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-49. EMACMMCCTRL Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
3
CNTFREEZ
R/W
0x0
MMC Counter Freeze. When this bit is set, it freezes all MMC
counters to their current value. Until this bit is reset, no MMC counter
is updated because of any transmitted or received frame. If any
MMC counter is read with the RSTONRD bit set, then that counter is
also cleared in this mode.
0x0 = MMC counters are updated when a frame is transmitted or
received.
0x1 = When this bit is set, it freezes all MMC counters to their
current value. Until this bit is reset to 0, no MMC counter is updated
because of any transmitted or received frame.
2
RSTONRD
R/W
0x0
Reset on Read.
0x0 = No effect.
0x1 = MMC counters are reset to zero after a read (self-clearing after
reset). The counters are cleared when the least significant byte lane
(bits[7:0]) is read.
1
CNTSTPRO
R/W
0x0
Counters Stop Rollover.
0x0 = No effect.
0x1 = After reaching maximum value, the MMC counters do not roll
over to zero.
0
CNTRST
R/W
0x0
Counters Reset.
0x0 = No effect
0x1 = All MMC counters are reset. This bit is cleared automatically
after one clock cycle.