Clock
(EPI0S31)
Frame
(EPI0S30)
RD
(EPI0S29)
WR
(EPI0S28)
Clock
(EPIOS31)
Frame
(EPIOS30)
RD
(EPIOS29)
WR
(EPIOS28)
Addr2
Address
Data
Addr1
Addr3
Data2
Data1
Data3
Clock
(EPIOS31)
Frame
(EPIOS30)
RD
(EPIOS29)
WR
(EPIOS28)
Initialization and Configuration
1119
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Figure 16-21. Read Accesses, FRM50 = 0, FRMCNT = 0
16.4.4.1.1 FRAME Signal Operation
The operation of the FRAME signal is controlled by the FRMCNT and FRM50 bits. When FRM50 is clear,
the FRAME signal is high whenever the WR or RD strobe is high. When FRMCNT is clear, the FRAME
signal is simply the logical OR of the WR and RD strobes so the FRAME signal is high during every read
or write access, see
.
Figure 16-22. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 0
If the FRMCNT field is 0x1, then the FRAME signal pulses high during every other read or write access,
see
.
Figure 16-23. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 1
If the FRMCNT field is 0x2 and FRM50 is clear, then the FRAME signal pulses high during every third
access, and so on for every value of FRMCNT, see