![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 998](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578998.webp)
EMAC Registers
998
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-64. EMACTIMSTCTRL Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
0
TSEN
R/W
0x0
Timestamp Enable. The EMACTIMSEC and the EMACTIMNANO
registers must be initialized after enabling this mode. On the receive
side, the MAC processes 1588 frames only if this bit is set.
0x0 = The timestamp is not added for the transmit and receive
frames and the timestamp generator module is also suspended.
0x1 = The timestamp is added for the transmit and receive frames