8
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
6.3.1
Register Access Timing
.........................................................................................
6.3.2
Hibernation Clock Source
.......................................................................................
6.3.3
System Implementation
.........................................................................................
6.3.4
Battery Management
............................................................................................
6.3.5
Real-Time Clock
.................................................................................................
6.3.6
Tamper
............................................................................................................
6.3.7
Battery-Backed Memory
........................................................................................
6.3.8
Power Control Using HIB
......................................................................................
6.3.9
Power Control Using VDD3ON Mode
.........................................................................
6.3.10
Initiating Hibernate
..............................................................................................
6.3.11
Waking from Hibernate
........................................................................................
6.3.12
Arbitrary Power Removal
......................................................................................
6.3.13
Interrupts and Status
...........................................................................................
6.4
Initialization and Configuration
..........................................................................................
6.4.1
Initialization
.......................................................................................................
6.4.2
RTC Match Functionality (No Hibernation)
...................................................................
6.4.3
RTC Match and Wake From Hibernation
.....................................................................
6.4.4
External Wake From Hibernation
..............................................................................
6.4.5
RTC or External Wake From Hibernation
....................................................................
6.4.6
Tamper Initialization
.............................................................................................
6.5
HIB Registers
..............................................................................................................
6.5.1
HIBRTCC Register (Offset = 0x0) [reset = 0x0]
.............................................................
6.5.2
HIBRTCM0 Register (Offset = 0x4) [reset = 0xFFFFFFFF]
................................................
6.5.3
HIBRTCLD Register (Offset = 0xC) [reset = 0x0]
...........................................................
6.5.4
HIBCTL Register (Offset = 0x10) [reset = 0x80002000]
....................................................
6.5.5
HIBIM Register (Offset = 0x14) [reset = 0x0]
................................................................
6.5.6
HIBRIS Register (Offset = 0x18) [reset = 0x0]
...............................................................
6.5.7
HIBMIS Register (Offset = 0x1C) [reset = 0x0]
..............................................................
6.5.8
HIBIC Register (Offset = 0x20) [reset = 0x0]
.................................................................
6.5.9
HIBRTCT Register (Offset = 0x24) [reset = 0x7FFF]
.......................................................
6.5.10
HIBRTCSS Register (Offset = 0x28) [reset = 0x0]
.........................................................
6.5.11
HIBIO Register (Offset = 0x2C) [reset = 0x80000000]
....................................................
6.5.12
HIBDATA Register (Offset = 0x030 to 0x06F) [reset = X]
.................................................
6.5.13
HIBCALCTL Register (Offset = 0x300) [reset = 0x0]
......................................................
6.5.14
HIBCAL0 Register (Offset = 0x310) [reset = 0x0]
..........................................................
6.5.15
HIBCAL1 Register (Offset = 0x314) [reset = 0x0]
..........................................................
6.5.16
HIBCALLD0 Register (Offset = 0x320) [reset = 0x0]
......................................................
6.5.17
HIBCALLD1 Register (Offset = 0x324) [reset = 0x0]
......................................................
6.5.18
HIBCALM0 Register (Offset = 0x330) [reset = 0x0]
........................................................
6.5.19
HIBCALM1 Register (Offset = 0x334) [reset = 0x0]
........................................................
6.5.20
HIBLOCK Register (Offset = 0x360) [reset = 0x0]
.........................................................
6.5.21
HIBTPCTL Register (Offset = 0x400) [reset = 0x0]
........................................................
6.5.22
HIBTPSTAT Register (Offset = 0x404) [reset = 0x0]
......................................................
6.5.23
HIBTPIO Register (Offset = 0x410) [reset = 0x0]
..........................................................
6.5.24
HIBTPLOG0, HIBTPLOG2, HIBTPLOG4, HIBTPLOG6 Registers (Offset = 0x4E0 to 0x4F8)
[reset = 0x0]
......................................................................................................
6.5.25
HIBTPLOG1, HIBTPLOG3, HIBTPLOG5, HIBTPLOG7 Registers (Offset = 0x4E4 to 0x4FC)
[reset = 0x0]
......................................................................................................
6.5.26
HIBPP Register (Offset = 0xFC0) [reset = 0x2]
............................................................
6.5.27
HIBCC Register (Offset = 0xFC8) [reset = 0x0]
............................................................
7
Internal Memory
................................................................................................................
7.1
Block Diagram
.............................................................................................................
7.2
Functional Description
....................................................................................................
7.2.1
SRAM
.............................................................................................................