HIB Registers
530
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Hibernation Module
6.5.27 HIBCC Register (Offset = 0xFC8) [reset = 0x0]
Hibernation Clock Control (HIBCC)
This register enables alternate clock sources.
NOTE:
This register is in the system clock domain. Writes to this register do not require waiting for
the WRC bit of the HIBCTL register to be set.
HIBCC is shown in
and described in
.
Return to
Figure 6-35. HIBCC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
SYSCLKEN
R-0x0
R/W-0x0
Table 6-30. HIBCC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
SYSCLKEN
R/W
0x0
RTCOSC to System Clock Enable
This bit RTCOSC clock to be sent to the system control for selection
as a possible system clock source.
Default mode is disabled to support low power modes.
0x0 = RTCOSC is not available as a system clock source.
0x1 = RTCOSC is available for use as a system clock source.