PWM Registers
1488
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-27. PWMnFLTSRC0 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
0
FAULT0
R/W
0x0
Fault0 Input. The FLTSRC bit in the PWMnCTL register must be set
for this bit to affect fault condition generation.
0x0 = The Fault0 signal is suppressed and cannot generate a fault
condition.
0x1 = The Fault0 signal value is ORed with all other fault condition
generation inputs (Faultn signals and digital comparators).