System Control Registers
329
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.89 RCGCEPI Register (Offset = 0x610) [reset = 0x0]
EPI Run Mode Clock Gating Control (RCGCEPI)
The RCGCEPI register lets software enable and disable the EPI module in run mode. When enabled, the
module is provided a clock, and accesses to module registers are allowed. When disabled, the clock is
disabled to save power, and accesses to module registers generate a bus fault.
NOTE:
This register controls the clocking for the EPI module.
RCGCEPI is shown in
and described in
.
Return to
Figure 4-95. RCGCEPI Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R/W-
0x0
Table 4-102. RCGCEPI Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R/W
0x0
EPI Module Run Mode Clock Gating Control
0x0 = EPI module is disabled.
0x1 = Enable and provide a clock to the EPI module in run mode.