![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 472](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578472.webp)
System Exception Registers
472
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Processor Support and Exception Module
5.2.2 SYSEXCIM Register (Offset = 0x4) [reset = 0x0]
System Exception Interrupt Mask (SYSEXCIM)
The SYSEXCIM register is the interrupt mask set/clear register.
On a read, this register gives the current value of the mask on the relevant interrupt. Setting a bit allows
the corresponding raw interrupt signal to be routed to the interrupt controller. Clearing a bit prevents the
raw interrupt signal from being sent to the interrupt controller.
SYSEXCIM is shown in
and described in
.
Return to
Figure 5-2. SYSEXCIM Register
31
30
29
28
27
26
25
24
RESERVED
R/W-0x0
23
22
21
20
19
18
17
16
RESERVED
R/W-0x0
15
14
13
12
11
10
9
8
RESERVED
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
FPIXCIM
FPOFCIM
FPUFCIM
FPIOCIM
FPDZCIM
FPIDCIM
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 5-4. SYSEXCIM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-6
RESERVED
R/W
0x0
5
FPIXCIM
R/W
0x0
Floating-Point Inexact Exception Interrupt Mask
4
FPOFCIM
R/W
0x0
Floating-Point Overflow Exception Interrupt Mask
3
FPUFCIM
R/W
0x0
Floating-Point Underflow Exception Interrupt Mask
2
FPIOCIM
R/W
0x0
Floating-Point Invalid Operation Interrupt Mask
1
FPDZCIM
R/W
0x0
Floating-Point Divide By 0 Exception Interrupt Mask
0
FPIDCIM
R/W
0x0
Floating-Point Input Denormal Exception Interrupt Mask