![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 327](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578327.webp)
System Control Registers
327
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-100. RCGCGPIO Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
8
R8
R/W
0x0
GPIO Port J Run Mode Clock Gating Control
0x0 = GPIO port J is disabled.
0x1 = Enable and provide a clock to GPIO port J in run mode.
7
R7
R/W
0x0
GPIO Port H Run Mode Clock Gating Control
0x0 = GPIO port H is disabled.
0x1 = Enable and provide a clock to GPIO port H in run mode.
6
R6
R/W
0x0
GPIO Port G Run Mode Clock Gating Control
0x0 = GPIO port G is disabled.
0x1 = Enable and provide a clock to GPIO port G in run mode.
5
R5
R/W
0x0
GPIO Port F Run Mode Clock Gating Control
0x0 = GPIO port F is disabled.
0x1 = Enable and provide a clock to GPIO port F in run mode.
4
R4
R/W
0x0
GPIO Port E Run Mode Clock Gating Control
0x0 = GPIO port E is disabled.
0x1 = Enable and provide a clock to GPIO port E in run mode.
3
R3
R/W
0x0
GPIO Port D Run Mode Clock Gating Control
0x0 = GPIO port D is disabled.
0x1 = Enable and provide a clock to GPIO port D in run mode.
2
R2
R/W
0x0
GPIO Port C Run Mode Clock Gating Control
0x0 = GPIO port C is disabled.
0x1 = Enable and provide a clock to GPIO port C in run mode.
1
R1
R/W
0x0
GPIO Port B Run Mode Clock Gating Control
0x0 = GPIO port B is disabled.
0x1 = Enable and provide a clock to GPIO port B in run mode.
0
R0
R/W
0x0
GPIO Port A Run Mode Clock Gating Control
0x0 = GPIO port A is disabled.
0x1 = Enable and provide a clock to GPIO port A in run mode.