EPI Registers
1172
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.5.27 EPIHB16CFG4 Register (Offset = 0x30C) [reset = 0x00080000]
EPI Host-Bus 16 Configuration 4 (EPIHB16CFG4)
NOTE:
The MODE field in the EPICFG register determines which configuration is enabled.
For EPIHB16CFG4 to be valid, the MODE field must be 0x3.
EPIHB16CFG4 is shown in
and described in
Return to
Figure 16-56. EPIHB16CFG4 Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
WRHIGH
RDHIGH
ALEHIGH
WRCRE
RDCRE
BURST
R-0x0
R/W-0x0
R/W-0x0
R/W-0x1
R/W-0x0
R/W-0x0
R/W-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
WRWS
RDWS
RESERVED
MODE
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 16-40. EPIHB16CFG4 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-22
RESERVED
R
0x0
21
WRHIGH
R/W
0x0
CS3n WRITE Strobe Polarity. This field is used if the CSBAUD bit is
enabled in EPIHB16CFG2.
0x0 = The WRITE strobe for CS3n accesses is WRn (active Low).
0x1 = The WRITE strobe for CS3n accesses is WR (active High).
20
RDHIGH
R/W
0x0
CS3n READ Strobe Polarity. This field is used if the CSBAUD bit is
enabled in EPIHB16CFG2.
0x0 = The READ strobe for CS3n accesses is RDn (active Low).
0x1 = The READ strobe for CS3n accesses is RD (active High).
19
ALEHIGH
R/W
0x1
CS3n ALE Strobe Polarity This field is used if the CSBAUD bit is
enabled in EPIHB16CFG2.
0x0 = The address latch strobe for CS3n accesses is ADVn (active
Low).
0x1 = The address latch strobe for CS3n accesses is ALE (active
High).
18
WRCRE
R/W
0x0
CS3n PSRAM Configuration Register Write. Used for PSRAM
configuration registers.
With WRCRE set, the next transaction by the EPI will be a write of
the CR bit field in the EPIHBPSRAM register to the configuration
register (CR) of the PSRAM.
The WRCRE bit will self clear once the write-enabled CRE access is
complete.
0x0 = No Action.
0x1 = Start CRE write transaction for CS3n.