![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1414](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781414.webp)
LCD Registers
1414
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.13 LCDRASTRTIM2 Register (Offset = 0x34) [reset = 0x0]
LCD Raster Timing 2 (LCDRASTRTIM2)
LCDRASTRTIM2 is shown in
and described in
.
Return to
Figure 20-28. LCDRASTRTIM2 Register
31
30
29
28
27
26
25
24
RESERVED
HSW
MSBLPP
PXLCLKCTL
PSYNCRF
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
23
22
21
20
19
18
17
16
INVOE
INVPXLCLK
IHS
IVS
ACBI
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
15
14
13
12
11
10
9
8
ACBF
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
MSBHBP
RESERVED
MSBHFP
R-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 20-22. LCDRASTRTIM2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31
RESERVED
R
0x0
30-27
HSW
R/W
0x0
Bits 9:6 of the horizontal sync width field.
26
MSBLPP
R/W
0x0
MSB of lines per panel.
Bit 10 of the LPP field in LCDRASTRTIM1.
25
PXLCLKCTL
R/W
0x0
HSYNC/VSYNC pixel clock control on/off.
This bit MUST be programmed to 0 for passive matrix displays. The
edge timing is fixed.
0x0 = LCDLP and LCDFP are driven on opposite edges of pixel
clock than the LCD pixel output.
0x1 = LCDLP and LCDFP are driven according to bit 24, PSYNCRF
24
PSYNCRF
R/W
0x0
Program HSYNC/VSYNC rise or fall.
0x0 = LCDLP and LCDFP are driven on the falling edge of pixel
clock (PXLCLKCTL must be set to 1).
0x1 = LCDLP and LCDFP are driven on the rising edge of pixel clock
(PXLCLKCTL must be set to 1).
23
INVOE
R/W
0x0
Invert output enable.
Active display mode: data driven out of the LCD data lines on
programmed pixel clock edge where AC-bias is active.
Passive display mode: INVOE is ignored.
0x0 = LCDAC pin is active high in active display mode
0x1 = LCDAC pin is active low in active display mode