![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 171](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578171.webp)
MPU Registers
171
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Cortex-M4 Peripherals
Table 2-44. MPUCTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-3
RESERVED
R
0x0
2
PRIVDEFEN
R/W
0x0
MPU Default Region
This bit enables privileged software access to the default memory
map.
When this bit is set, the background region acts as if it is region
number -1.
Any region that is defined and enabled has priority over this default
map.
If the MPU is disabled, the processor ignores this bit.
1
HFNMIENA
R/W
0x0
MPU Enabled During Faults
This bit controls the operation of the MPU during hard fault, NMI,
and FAULTMASK handlers.
When the MPU is disabled and this bit is set, the resulting behavior
is unpredictable.
0
ENABLE
R/W
0x0
MPU Enable
When the MPU is disabled and the HFNMIENA bit is set, the
resulting behavior is unpredictable.