HIB Registers
507
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Hibernation Module
Table 6-10. HIBMIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
LOWBAT
R
0x0
Low Battery Voltage Masked Interrupt Status
This bit is cleared by writing a 1 to the LOWBAT bit in the HIBIC
register.
0x0 = A low-battery voltage interrupt has not occurred or is masked.
0x1 = An unmasked interrupt was signaled due to a low-battery
voltage condition.
1
RESERVED
R
0x0
0
RTCALT0
R
0x0
RTC Alert 0 Masked Interrupt Status
The MIS may apply to either the RTC or calendar block depending
on which is enabled.
This bit is cleared by writing a 1 to the RTCALT0 bit in the HIBIC
register.
0x0 = An RTC or calendar match interrupt has not occurred or is
masked.
0x1 = An unmasked interrupt was signaled due to an RTC or
calendar match.