ADC Registers
752
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.17 ADCSSFIFO0 to ADCSSFIFO3 Registers [reset = X]
ADC Sample Sequence Result FIFO 0 (ADCSSFIFO0), offset 0x048
ADC Sample Sequence Result FIFO 1 (ADCSSFIFO1), offset 0x068
ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088
ADC Sample Sequence Result FIFO 3 (ADCSSFIFO3), offset 0x0A8
This register contains the conversion results for samples collected with the sample sequencer (the
ADCSSFIFO0 register is used for Sample Sequencer 0, ADCSSFIFO1 for Sequencer 1, ADCSSFIFO2 for
Sequencer 2, and ADCSSFIFO3 for Sequencer 3). Reads of this register return conversion result data in
the order sample 0, sample 1, and so on, until the FIFO is empty. If the FIFO is not properly handled by
software, overflow and underflow conditions are registered in the ADCOSTAT and ADCUSTAT registers.
ADCSSFIFOn is shown in
and described in
.
Return to
Figure 10-31. ADCSSFIFOn Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DATA
R-0x0
R-X
Table 10-24. ADCSSFIFOn Register Field Descriptions
Bit
Field
Type
Reset
Description
31-12
RESERVED
R
0x0
11-0
DATA
R
X
Conversion Result Data